#### **ITU - Telecommunication Standardization Sector**

Temporary Document CF-036

STUDY GROUP 15

Original: English

Clearwater, Florida, 08 - 12 January 2001

Question: 4/15

SOURCE<sup>1</sup>: VOCAL Technologies Ltd. (http://www.vocal.com)

TITLE: G.gen: G.vdsl: G.dmt.bis: G.lite.bis: : Turbo Codes 2000

### ABSTRACT

This document presents information about the implementation of turbo codes. Turbo coding represents a new and very powerful error control technique, which has started to have a significant impact in the late 90s, allowing communication very close to the channel capacity. The powerful error correction capability of turbo codes was recognised and accepted for almost all types of channels leading to increased data rates and improved Quality of Service. Turbo codes can operate at 0.1 dB from the Shannon capacity limit outperforming any other coding technique known today.

<sup>1</sup> Contact: Sorin Adrian Barbulescu, Ph. D. Juan Alberto Torres, Ph. D. Frederic Hirzel Victor Demjanenko, Ph. D. VOCAL Technologies, Ltd. Buffalo, NY 14228, USA

E: <u>abarbulescu@myoffice.net.au</u> E: <u>jatorres@vocal.com</u> E: <u>fhirzel@vocal.com</u> E: <u>victord@vocal.com</u> T: +1(716) 688 4675 F: +1(716) 639 0713

## 1. Introduction

This document presents information about the implementation of turbo codes. Turbo coding represents a new and very powerful error control technique, which has started to have a significant impact in the late 90s, allowing communication very close to the channel capacity. The powerful error correction capability of turbo codes was recognised and accepted for almost all types of channels leading to increased data rates and improved Quality of Service. Turbo codes can operate at 0.1 dB from the Shannon capacity limit outperforming any other coding technique known today [1].

The other equally important feature comes from the iterative decoding technique used for turbo decoding which can be extended to include the front end of the receiver, the synchronisation, equalisation and demodulation processes, all in a single loop with significant improvements in frequency selective channels or multiuser channels.

In the near future the digital turbo decoder will be replaced with its more refined relative, the analog decoder based on analog networks. Characterized by very low power consumption and high decoding speeds, this will represent an ideal solution for handheld terminals. From the source of information to its destination, analog communications all the way down!

Turbo codes were introduced in 1993 [2] and the first modem designed for a commercial application of turbo codes was tested in 1997 ([3], [4], [5], [6]).

A lot of research has been done in the application of turbo codes in deep space communications, mobile satellite/cellular communications, microwave links, paging, in OFDM and CDMA architectures. Turbo codes outperformed all previously known coding schemes regardless of the targeted channel. The extra coding gain offered by turbo codes can be used either to save bandwidth or reduce power requirements in the link budget.

Many standards based on turbo codes have already been defined or are currently under investigation. This paper attempts to summarise these applications and different turbo decoder implementations and refers the reader to more detailed references. It also discusses a few misconceptions related to the complexity, delay, sensitivity to signal-to-noise ratio (SNR), error floor and memory requirements of turbo codes.

The paper is organised in the following sections: Section 2 introduces the architecture of a turbo codec and the iterative decoding process; Section 3 describes some of the most common misconceptions regarding turbo codes; Section 4 describes application of turbo codes and their implementation; Section 5 presents a state-of-the-art solution for ADSL modems based on turbo codes. It includes an example explaining the advantages of using independent I & Q modulation and another example showing how the transmitter delay can be reduced, thus allowing larger interleaver sizes to be used.

## 2. Architecture

### 2.1 Block Diagram of the Turbo Codec

The turbo codec top-level architecture for a parallel concatenated scheme is shown Figure 1.

The incoming information bits,  $\mathbf{d}$ , are encoded by a Rate 1/3 systematic turbo encoder. The outputs from the turbo encoder are the systematic bits  $\mathbf{d}$ , the parity bits  $\mathbf{p}$  and the parity bits  $\mathbf{q}$ . The puncturing block determines the actual coding rate. The puncturing function is a simple deletion of some parity bits from the  $\mathbf{p}$  and the  $\mathbf{q}$  streams. No puncturing is applied to the information bits  $\mathbf{d}$ .

The mapping function groups different information and parity bits together to produce the required amplitude for the I and the Q dimensions of the QAM signal. The I and the Q signals are then modulated and sent to the channel.



Figure 1: Communication System Block Diagram

At the receiver, after soft decision demodulation, the received I and Q signals are input to the bit estimator block. The function of this block is to compute the log-likelihood ratios (LLR) for each bit of the received QAM symbol. The outputs from this block are punctured streams of the estimated **d**, **p** and **q** bits. The turbo decoder doesn't need to know anything about what mapping or modulation scheme was transmitted. The same decoding engine is used to produce the decoded bits  $\underline{\mathbf{d}}$  regardless of the modulation or puncturing scheme used.

## 2.2 The Turbo Encoding/Decoding Process

Consider the generic rate 1/3 turbo encoder shown in Figure 2. The outputs of the turbo encoder are the information sequence  $d_i$ , together with the corresponding parity sequence  $p_i$  produced by one encoder block, say ENC1, and the parity sequence  $q_i$  produced by the second encoder block, say ENC2. These sequences are modulated and sent through the channel. The interleaved data sequence,  $Id_i$ , is not sent because it can be regenerated at the receiver by interleaving the received sequence corresponding to  $d_i$ .



Figure 2: Generic rate 1/3 turbo encoder

At the receiver, turbo decoding is performed in an iterative process as it is shown in

Figure 3.



Figure 3: Generic turbo decoder

Decoder **DEC1** provides a soft output which is a measure of the reliability of each decoded bit. From this reliability information, the extrinsic information is produced, which does not depend on the current inputs to the decoder. This extrinsic information, after interleaving, is passed on to **DEC2** which uses this information to decode the interleaved bit sequence. From the soft outputs of **DEC2**, the new extrinsic information is fed back to the input of **DEC1** and so on.

## 3. Misconceptions

This section attempts to bring some light into some mistaken beliefs regarding the implementation of turbo codes in practical systems. Many studies done in the last few years have shown that properly designed turbo codes do not have any error floor, that they can perform at 0.1 dB from capacity, the decoder complexity is well within the capability of the current technology and the delay is not at all significant at data rates used currently in almost all communication systems.

## 3.1 SNR estimation

The first is the effect of SNR mismatch on the bit error rate (BER) performance. There are many papers discussing good variance estimators or modified decoding algorithms that can work without SNR estimators. From my practical experience ([3], [7]) and recent theoretical and simulation results [8], an accurate estimation of the SNR is not necessary. As a simple rule to remember, overestimating the SNR is better than underestimating and  $\pm 2$  dB inaccuracy in variance estimator do not translate in a measurable BER degradation. In [8] it was shown that if the channel is constant, it is good enough to use the SNR of the design point. If the actual SNR is smaller, the decoder will not be able to perform well anyway. If the actual SNR is higher, the BER will be better than anticipated. For a varying channel, a set of design points could also be used.

## 3.2 Delay

The other most cited misconception is the huge delay in the encoding - decoding process. The delay incurred depends primarily on the information data rate and decoder speed. A simplistic approach is to consider that the end-to-end delay is 3BT where B is the information block size and T is the information bit period. This delay is composed from the transmitter delay, receiver delay and decoding delay, each assumed equal to BT. It was shown in [9] that there are techniques available to reduce the transmitter delay to a fraction of BT (eg. 1/4 or 1/8 of BT). For an FPGA implementation the decoder delay can also be reduced by parallel processing to less than  $T_D = 1 \ \mu s$  per coded symbol. This leaves us with a transmitter delay of say 0.25BT, a receiver delay of BT and a decoder delay of BT<sub>D</sub> adding up to B(1.25T + T<sub>D</sub>). Most current standards target data rates above 1 Mbit/s which for a block B of 4000 bits translate in an end-to-end delay of less than 9 ms. For an ASIC implementation the T<sub>D</sub> can be reduced to less than 0.3  $\mu s$  per coded symbol which translates in an end-to-end delay of less than 6 ms.

## **3.3 Decoder Complexity**

When it comes to complexity estimates, many authors start to sift through different formulations and simplifications of the MAP algorithm [10] and count additions and multiplications requirements [11] using complexity units per second. Caution is recommended when those numbers are considered due to the multitude of options to implement different algorithms.

In [12] a comparison in terms of performance, throughput, complexity and power consumption is made for the MAP, Log-MAP, Max-Log-MAP, Sliding MAP and SOVA algorithms. The conclusion is that a chip area of 2 mm<sup>2</sup> is sufficient to implement a turbo decoder for IMT-2000 for a throughput of 2 Mbit/s. The number of bits for the memory requirement as well as the number of decoding clocks for one frame (6144 information bit) decoding was investigated in [13]. Estimates range between 170 kbit and 950 kbit memory and between 15000 and 55000 clocks for different decoding algorithms.

A standard cell synthesis at 0.8  $\mu$ m followed by automatic layout was used in [14] to estimate the VLSI complexity for the SOVA and MAP algorithms. For a serial implementation, 10 mm<sup>2</sup> and 13 mm<sup>2</sup> were required respectively.

A turbo decoder for a serial concatenated scheme with 2/3 and 3/4 codes that supports a 2 Mbit/s data rate was design in a 35 mm<sup>2</sup> area as described in [15]. The rate 2/3 decoder occupied 3 mm<sup>2</sup> and the rate 3/4 decoder occupied 5 mm<sup>2</sup>. Most of the chip area was used by RAM (23.4 mm<sup>2</sup>).

HSPICE simulations using 0.5  $\mu$ m MIETEC technology was performed in [16] for a SISO module at a clock frequency of 1 GHz. The turbo decoder was shown it can run 10 iterations at 50 Mbit/s. The cost of the whole decoder was estimated at 575,000 transistors. It used 4 bit soft inputs, 5 bit branch metrics and 8 bit state metrics.

For DSP implementations, [17] reports on implementing a turbo decoder on the ADSP-21061 SHARC processor from Analog Devices, 40 MIPS version, that can achieve an average throughput greater than 70 kbit/s. No external memory is used in this implementation.

A different turbo decoder implementation on a Pentium II (400 MHz) PC can achieve a 773 kbit/s throughput as reported in [18].

The CAS 5093 chip implements five 8-state SOVA decoders in parallel and four 32x32 bit interleavers [19]. It can achieve 40 Mbit/s with a delay of 2318 bits. The "turbo4" chip [20] implements a single iteration of 2-state SOVA decoders in parallel with 64x32 bit interleaver.

STMicroelectronics has recently licensed turbo code technology from France Telecom and is producing a single 0.18  $\mu$ m CMOS chip, STV0399, that incorporates both turbo coding and 8PSK modulation [21].

A turbo code of constraint length  $K_{tc}$  is estimated in [22] to require the same decoder complexity as a convolutional code with constraint length  $K_{cc} = 3 + \log_2(Q) + K_{tc}$  where Q is the number of decoder iterations and Max-Log-MAP decoding is used. The convolutional code used by IS-95,  $K_{cc} = 9$ , can thus be fairly compared with a turbo code of  $K_{tc} = 3$  and Q = 8 decoder iterations.

Analog decoders have a significantly less complexity than their digital relatives do. Very simple transistor circuits were used in ([23], [24]) to implement the basic engines of iterative decoders.

A decoder network was designed as analog network in [25] using 940 BJTs and 650 PMOS transistors in a standard 0.8µm BiCMOS technology. Its power consumption is 98 mW. With 90 ns decoding time per codeword, the analog decoder can achieve a data rate of 100 Mbit/s.

An analog tailbiting MAP decoder was implemented in analog VLSI using  $0.25 \,\mu\text{m}$  BiCMOS technology [26]. It achieves a speed of 160 Mbit/s and the power consumption is 20 mW. It is estimated in [27] that the digital equivalent decoder would have a 3.3 times increase in overall performance degradation –assuming 8 bits resolution –, an 8 times higher power dissipation and 5.2 times larger area.

## 3.4 Error Floor

A few years ago there were many reports regarding the "error floor" of turbo codes. This was basically due to poor interleaver design and/or truncations in the decoding algorithm. Claims made today regarding the existing of error floor for turbo codes are due to ignorance or for political reasons. Both

Parallel and Serial concatenated schemes were shown that they could be designed without any error floor for whatever BER requirement [28]. In [29], a single PLD solution is used to implement a decoder for a double-binary circular recursive systematic convolutional component code used in a turbo scheme adopted for the DVB standard. No error floor appears regardless of the block size or coding rate down to PER of  $10^{-8}$ . The same behaviour was reported in [7] for serial concatenated codes and target BER of  $10^{-10}$ .

## **3.5 Memory Requirements**

The amount of memory required by a 3GPP turbo decoder amounts to more than 80% of the chip area as reported in [30]. A nonlinear quantization of the extrinsic symbol is used to reduce its width from 6 to 3 bits, achieving a 13% reduction in overall turbo decoder complexity.

Techniques like sliding window ([31], [32]) can reduce significantly the amount of RAM required at the expense of a slight increased computational effort. The estimated RAM required for MAP decoding for a 16 state code with 6 bit state metrics is 96 bits per branch. For a 1000 bit block size, the estimated RAM is 96000 bit. The sliding window approach reduces this requirement to only 6000 bits which is no more than the storage requirements of a conventional Viterbi algorithm. In [32] it is concluded that a pair of 16 state concatenated decoders performing 4 iterations imposes double the processing load of a K = 7 Viterbi decoder and a pair of 4 state concatenated decoders performing 8 iterations imposes the same load as a K = 9 Viterbi decoder.

A MAP decoder that doesn't require external RAM and is based on a continuous sliding block algorithm is available from [33] as a BIT/MCS file for download into Xilinx Virtex field programmable gate arrays (FPGA). It targets iterative decoding of 3GPP or CCSDS turbo codes and can run at up to 99 Mbit/s decoding speed at variable coding rates.

# 4. Applications of Turbo Codes

## 4.1 Inmarsat

Inmarsat's multimedia service, ([4], [5], [6]) is a new service based on turbo codes and 16QAM that allows the user to communicate with existing Inmarsat-3 spot-beam satellites from a laptop-sized terminal at 64 kbit/s. The Narrowband Technology based on 16QAM and turbo-coding provides significant reduction (> 50%) in the required bandwidth for mobile satellite channels improving at the same time the satellite power efficiency.

The research into the performance of the coding and modulation scheme was described in [3]. A thorough investigation was performed in the non-linearities introduced by the high power amplifier (HPA) on the mobile terminal. Simulations and hardware measurements have shown that with minimum power amplifier back-off, optimal performance can be achieved with the 16QAM modulation. Of particular importance was the extra 0.5 dB coding gain that can be gained in higher order modulation schemes by mapping the information bits to the most protected positions in the QAM symbol. The turbo decoder was designed in VHDL using a single Altera FPGA. The whole turbo decoder fits on a daughter board shown in Figure 4.

The card can fit on any DSP board and can achieve a typical MAP decoder speed of 800 ns/bit, that is, an information data rate of 1.25 Mbit/s.

Further research in the coding and modulation technique showed that the data rates could be increased significantly by almost an order of magnitude.



Figure 4: Turbo Decoder Card

## 4.2 DVB

The new European Digital Video Broadcasting (DVB) standard [34] has also adopted turbo codes for the return channel over satellite application (DVB-RCS). This standard allows a large number of small terminals to send "return" signals to a central gateway while they receive IP data (DVB/MPEG2) on the "forward" link. The users send small packets using multi-frequency time division multiple access (MF-TDMA) on demand assigned multiple access (DAMA). After the link is established, it is permanently available for the IP connection making efficient use of the satellite resources.

The turbo-coding scheme described in [35] allows transmission of data bit rates from 144 kbit/s up to 2 Mbit/s and uses a double-binary circular recursive systematic convolutional (CRSC) component codes. It can handle ATM (53 bytes) or MPEG (188 bytes) packets, the actual block sizes being variable from 12 to 216 bytes. The coding rates can be selected from 1/3, 2/5, 1/2, 2/3, 3/4, 4/5 and 6/7. A single chip solution, TC1000 turbo encoder/decoder, is already available on the market [29].

On going research is targeting the Digital Video Broadcasting – Satellite (DVB-S) [36] and Digital Satellite News Gathering (DVB-DSNG) [37]. The high target data rate around 45 Mbit/s requires higher order modulation schemes. Preliminary studies [38] have shown that turbo codes can achieve a 10-20% increase in bit rate and at the same time 1.5 to 2 dB increase in C/N gain. However, migration to these schemes, which are not backward compatible, has commercial and operational implications.

## 4.3 Deep-Space Communications

Maybe the most suitable application of turbo codes is in deep-space communications ([39], [40]). This is firstly because using very large interleavers can maximize the turbo coding gain, the delay not being an issue at all. Secondly, more than two elementary encoders can be combined in many efficient ways to create a very powerful low rate turbo code at a slight increase in complexity. The operating SNR of such coded schemes can be a negative number well below the current synchronization capabilities of the receiver.

The European Space Agency (ESA) has investigated the potential use of turbo codes in a series of deep-space missions like Rosetta, Mars Express and SMART-1 [41].

# 4.4 CCSDS

The new standard of the Consultative Committee for Space Data Systems (CCSDS) establishes a common Recommendation for space telemetry channel coding systems [42]. The telemetry channel coding concept described in the Recommendation represents the baseline for spacecraft-to-ground data communication. It allows the development of compatible derived standards for the flight and ground systems [43].

The recommended codes include turbo codes based on 16 state recursive convolutional codes with selectable coding rates from 1/2, 1/3, 1/4, and 1/6. It can use large interleaver blocks, from 1784 bits to 16384 bits. The new standard outperforms with 1.5 to 2.8 dB the old CCSDS standard based on concatenated convolutional code and Reed-Solomon code [40].

# 4.5 DSN

NASA's next-generation of deep-space transponder will support turbo codes. The implementation of turbo decoders in the Deep Space Network (DSN) is planned by 2003 [44]. This development is part of a strategic planning through the year 2010 which targets improvements in RF, Ka-Band and optical communications systems.

# 4.6 UMTS

The advantage of turbo codes over conventional codes was thoroughly demonstrated one year after the invention of turbo codes in joint detection code division multiple access (JD-CDMA) mobile radio and GSM/DCS 1800 systems ([45], [46]).

Recently, the technical specification for the Universal Mobile Telecommunications System (UMTS) has been a Third Generation Partnership Project (3GPP) proposal that included turbo codes in the multiplexing and channel coding specification ([47], [48], [49]). The IMT-2000 represents the third-generation mobile radio systems worldwide standard. It targets a very high bit rate suitable for wireless multimedia communications. It provides for circuit-switched and packet-switched services such as IP traffic and real-time video with good voice quality and improved spectrum efficiency. The concept of Virtual Home Environment will enable the user's handset to keep application's aspect while roaming all over the world.

Many of the turbo decoders described in Section 3.3 target this particular application.

## 4.7 DAB

A new satellite Direct Audio Broadcasting (DAB) scheme using turbo codes was investigated in [54] and achieved 3.2 dB and 4.5 dB improvements over the current standard in AWGN and Rayleigh fading channels respectively.

DAB was introduced in U.S.A. in 1996 and provides full continental coverage of CD-quality digital radio programs. The S-band mobile channel is characterized by signal shadowing and multi-path from man-made and natural structures. The turbo code investigated is the same proposed in the CCSDS standard with an interleaver size of 8920. The scheme used a code combiner technique which, if both code rate <sup>1</sup>/<sub>2</sub> transmitted signals are available at the receiver, the output of the combiner becomes a powerful code rate <sup>1</sup>/<sub>4</sub> signal.

## 4.8 Magnetic Recording Channels

Standard protocols for disk drivers using turbo codes have been investigated in [50], [51], [52] and [53]. The superiority of turbo codes over trellis and spectral null codes in partial response class 4 (PR4) channels was proven for very high coding rates up to 16/17. Coding gains of 7.1 dB relative to the uncoded case are achieved at a BER =  $10^{-5}$  for rate 4/5 and 8/9 codes and 6.5 dB for rate 16/17 codes.

## 4.9 INTELSAT

INTELSAT is currently investigating the application of turbo codes to their digital services for rates up to 2 Mbit/s [7]. INTELSAT offers the IDR/IBS services based on convolutional codes in conjunction with Reed-Solomon (RS) outer coding. A new serial concatenated scheme was developed and implemented in FPGAs in a *Turbo Codec - QPSK Modem* proof-of-concept hardware. It can achieve a BER of  $10^{-10}$  at  $E_b/N_0 = 2.0$  dB for coding rate ½ and at  $E_b/N_0 = 3.3$  dB for coding rate ¾. The *Turbo Codec - QPSK Modem* code and in be configured for minimum end-to-end delay applications or for maximum coding gain by using interleaver sizes up to 64 kbits. The number of iterations can also be programmed from 1 to 16. No RS outer coding is required and no flattening of the BER curve is noticeable down to the target BER of  $10^{-10}$ .

A photo of the *Turbo Codec - QPSK Modem* in Figure 5 and a BER curve for rate <sup>1</sup>/<sub>2</sub> in Figure 6.



Figure 5: Turbo Codec – QPSK Modem



Figure 6: BER performance of Rate <sup>1</sup>/<sub>2</sub> Turbo Codec – QPSK Modem

## 5. ADSL

### **5.1 Turbo Coding Solution**

Asymmetric Digital Subscriber Lines (ADSL) using Discrete Multitone (DMT) is another potential application of turbo codes. The standard described in [55] employs an outer Reed-Solomon (RS) code and an inner constellation encoder, which may or may not include a trellis code. Recent studies ([56], [57], [58]) have shown that the inner encoder can be replaced with a turbo encoder to achieve significant coding gains. Given that the standard specifies an RS encoder/decoder must be employed for the uncoded bits in each DMT symbol, the proposed turbo code target is a BER of 10<sup>-7</sup>.

A solution based on a parallel concatenated turbo coding scheme was proposed in ([59], [60]). This proposal has the following advantages:

1. When turbo codes are used in conjunction with very high order modulations, the complexity of estimating the bit probability from the received symbol becomes a significant problem. The independent mapping has the advantage of reduced number of computations/memory required for each bit estimate from the received symbol at no

significant penalty in performance. For example, for a 1024QAM constellation made of two independent unidimensional 32PAM signals, only 32 possible transmitted symbols are compared to estimate the bit probability for each bit in the 32PAM symbol. If no independent I and Q mapping is used, then all 1024 possible transmitted symbols have to be used to estimate each bit probability. The process has to be repeated for every received symbol.

- 2. The bit mapping within a QAM symbol can place either the information bits or the parity bits in the most protected positions of the QAM symbol for coding rates. As confirmed in ([3], [61]), for low coding rates and 16QAM/64QAM modulation, the mapping of the information bits in the most protected position gains 0.5 dB in an AWGN channel at BERs higher than 10<sup>-8</sup> when compared with mapping the parity bits into the most protected position. This is due to the higher sensitivity of turbo codes to errors that appear in the information bits rather than in the parity bits. However, when different channels are considered, like impulse noise channel, more simulation results have indicated that more protection is required for the parity bits.
- 3. The parallel concatenation is known to perform closer to capacity than the serial concatenation, at similar complexity/delay and for relatively low BER with the crossover point around  $10^{-6}$  or  $10^{-7}$  [62]. The extra coding gain of the proposed parallel scheme gives around 0.3 to 0.5 dB improvement over serial concatenation schemes at the BER of interest.
- 4. The proposed scheme achieves a target BER of  $10^{-7}$  at as close as 0.8 dB from capacity as described in Section 5.2.
- 5. The proposed scheme is based on convolutional codes rather than block codes. This means that the block size is not constrained to a particular size as in the case of block codes (which include turbo block codes, turbo product codes, low density parity-check codes, etc). This variable block size can be easily matched by a variable interleaver suitable for the particular channel conditions.
- 6. It is well known that the impulse noise degrades significantly the performance of any coded scheme. It was shown in [63] that if the impulse noise samples can be located exactly and erased (set to zero in the turbo decoder) the performance of a turbo coded scheme can be further improved. This is possible by monitoring several pilot tones to provide a reliable estimation of the impulse noise.
- 7. A further improvement could be achieved if Automatic Repeat Request (ARQ) is used in the system ([64], [65]). This will eliminate completely the rare events when the turbo decoder fails to correct a block due to extremely high impulse noise.

## 5.2 Example for independent I & Q mapping.

In order to understand the advantages of the scheme proposed in [59], this section presents an example for the 16QAM constellation. For a 16QAM scheme, the symbol  $u^k = (u_1^k, u_2^k, u_3^k, u_4^k)$ , is sent through the channel at time k and the point  $r^k$  in a two dimensional space is received.

The 16QAM symbol is defined by the I and the Q components which are 4AM signals. Each signal is modulated independently by two bits. It is assumed that at time k,  $u_1^k$  and  $u_2^k$  modulate the I component and  $u_3^k$  and  $u_4^k$  modulate the Q component of a 16QAM scheme.

At the receiver, the I and Q signals are treated independently in order to take advantage of the simpler formulae for the 4 bit-LLR values. The mapping of the information bit is made to the most protected bit in each dimension  $(u_1^k)$  for the I signal and  $u_3^k$  for the Q signal) as it is shown in Figure 7 and Figure 8.



Figure 7: Mapping in the I dimension



Figure 8: Mapping in the Q dimension

The puncturing and bit mapping is shown in Table 1 for the first 8 data bits. The first bit in each pair for the I and Q is the most significant bit. This simple model was used as a first step to understand this process. It assumes a transmitter delay of one block due to the interleaving process.

Table 1: Puncturing and Mapping for Rate <sup>1</sup>/<sub>2</sub> 16QAM

| Information bit (d <sub>I</sub> ) | $d_1$             | <b>d</b> <sub>2</sub>   | d <sub>3</sub>        | <b>d</b> <sub>4</sub> | d <sub>5</sub>        | d <sub>6</sub>   | d <sub>7</sub>        | d <sub>8</sub> |
|-----------------------------------|-------------------|-------------------------|-----------------------|-----------------------|-----------------------|------------------|-----------------------|----------------|
| parity bit (p <sub>I</sub> )      | $p_1$             | -                       | <b>p</b> <sub>3</sub> | -                     | <b>p</b> <sub>5</sub> | -                | <b>p</b> <sub>7</sub> | -              |
| parity bit (q <sub>I</sub> )      | -                 | $q_a$                   | -                     | $q_b$                 | -                     | q <sub>c</sub>   | -                     | $q_d$          |
| 4AM symbol (I)                    | (d <sub>1</sub> , | <b>p</b> <sub>1</sub> ) | (d <sub>3</sub> ,     | p <sub>3</sub> )      | (d <sub>5</sub> ,     | p <sub>5</sub> ) | (d <sub>7</sub> , p   | 7)             |
| 4AM symbol (Q)                    | (d <sub>2</sub> , | $(\mathbf{q}_a)$        | (d <sub>4</sub> ,     | q <sub>b</sub> )      | (d <sub>6</sub> ,     | q <sub>c</sub> ) | (d <sub>8</sub> , q   | d)             |
| 16QAM symbol                      | $(d_1, p_1,$      | $d_2, q_a$              | $(d_3, p_3,$          | $d_4, q_b$ )          | $(d_5, p_5,$          | $d_6, q_c)$      | $(d_7, p_7, d_7)$     | $_{8}, q_{d})$ |

For an AWGN channel, the following LLRs need to be evaluated from the received I signal:

$$LLR(u_{1}^{k}) = \log \frac{\sum_{i=1}^{2} \exp[-\frac{1}{2\sigma^{2}}(I^{k} - a_{1,i}^{k})^{2}]}{\sum_{i=1}^{2} \exp[-\frac{1}{2\sigma^{2}}(I^{k} - a_{0,i}^{k})^{2}]} = \\ = \log \frac{\exp[-\frac{1}{2\sigma^{2}}(I^{k} - A_{2})^{2}] + \exp[-\frac{1}{2\sigma^{2}}(I^{k} - A_{3})^{2}]}{\exp[-\frac{1}{2\sigma^{2}}(I^{k} - A_{0})^{2}] + \exp[-\frac{1}{2\sigma^{2}}(I^{k} - A_{1})^{2}]}$$
(eq. 5-1)  
$$LLR(u_{2}^{k}) = \log \frac{\sum_{i=1}^{2} \exp[-\frac{1}{2\sigma^{2}}(I^{k} - a_{1,i}^{k})^{2}]}{\sum_{i=1}^{2} \exp[-\frac{1}{2\sigma^{2}}(I^{k} - a_{0,i}^{k})^{2}]} = \\ = \log \frac{\exp[-\frac{1}{2\sigma^{2}}(I^{k} - A_{1})^{2}] + \exp[-\frac{1}{2\sigma^{2}}(I^{k} - A_{3})^{2}]}{\exp[-\frac{1}{2\sigma^{2}}(I^{k} - A_{0})^{2}] + \exp[-\frac{1}{2\sigma^{2}}(I^{k} - A_{2})^{2}]}$$
(eq. 5-2)

For an AWGN channel, the following LLRs need to be evaluated from the received Q signal:

$$LLR(u_{3}^{k}) = \log \frac{\sum_{i=1}^{2} \exp[-\frac{1}{2\sigma^{2}}(Q^{k} - a_{1,i}^{k})^{2}]}{\sum_{i=1}^{2} \exp[-\frac{1}{2\sigma^{2}}(Q^{k} - a_{0,i}^{k})^{2}]} = \log \frac{\exp[-\frac{1}{2\sigma^{2}}(Q^{k} - B_{2})^{2}] + \exp[-\frac{1}{2\sigma^{2}}(Q^{k} - B_{3})^{2}]}{\exp[-\frac{1}{2\sigma^{2}}(Q^{k} - B_{0})^{2}] + \exp[-\frac{1}{2\sigma^{2}}(Q^{k} - B_{1})^{2}]}$$
(eq. 5-3)  
$$\sum_{i=1}^{2} \exp[-\frac{1}{2\sigma^{2}}(Q^{k} - B_{0})^{2}] + \exp[-\frac{1}{2\sigma^{2}}(Q^{k} - B_{1})^{2}]$$

$$LLR(u_4^k) = \log \frac{\sum_{i=1}^{k} \exp[-\frac{1}{2\sigma^2} (Q^k - a_{1,i}^k)^2]}{\sum_{i=1}^{2} \exp[-\frac{1}{2\sigma^2} (Q^k - a_{0,i}^k)^2]} =$$

$$= \log \frac{\exp[-\frac{1}{2\sigma^2}(Q^k - B_1)^2] + \exp[-\frac{1}{2\sigma^2}(Q^k - B_3)^2]}{\exp[-\frac{1}{2\sigma^2}(Q^k - B_0)^2] + \exp[-\frac{1}{2\sigma^2}(Q^k - B_2)^2]}$$
(eq. 5-4)

The above LLRs are used as inputs to the turbo decoder.

It can be easily noticed that the above summations are over 2 symbols due to the independent mapping in each dimension. If a two dimensional mapping is used, the above summations need to be over 8 symbols, that is, half the number of constellation symbols. In this case, these numbers grow significantly for very high order constellations. Therefore, there is a substantial reduction in the computational effort by using the independent mapping in each dimension.

### 5.3 Example for reduced transmitter delay

This Section describes a particular mapping of the coded bits into the QAM symbols that can significantly reduce the transmitter delay as mentioned in Section 3.2. Two cases are described, one for Rate 4/6 64QAM and another for Rate 12/14 16384QAM.

#### 5.3.1 Rate 4/6 64QAM

For a 4/6 coding rate, let's assume that a block N of 24 information bits is used. The information bits are encoded at the same time they are available to produce 6 parity p bits (N/4) after puncturing. These bits are produced at the same time as the information bits are received. After all information bits are received, the interleaved data is re-encoded again to produce 6 parity q bits (N/4). We assume that the mapping used is as shown in Table 2. The 36 coded bits (3N/2) are mapped six at a time in six 64QAM symbols (N/4).

| information bit (d) | d <sub>1</sub>                   | d <sub>2</sub> | d <sub>3</sub>        | d <sub>4</sub>                                            | d <sub>5</sub> | d <sub>6</sub> | d <sub>7</sub> | d <sub>8</sub> |
|---------------------|----------------------------------|----------------|-----------------------|-----------------------------------------------------------|----------------|----------------|----------------|----------------|
| parity bit (p)      | <b>p</b> <sub>1</sub>            | -              | -                     | -                                                         | p <sub>5</sub> | -              | -              | -              |
| parity bit (q)      | -                                | -              | <b>q</b> <sub>a</sub> |                                                           | -              | -              | q <sub>b</sub> | -              |
| 8AM symbol (I)      | $(p_1, d_1, d_2)$                |                |                       | $(p_5, d_5, d_6)$                                         |                |                |                |                |
| 8AM symbol (Q)      | $(q_a, d_3, d_4)$                |                |                       | $(\mathbf{q}_{\mathbf{b}},\mathbf{d}_{7},\mathbf{d}_{8})$ |                |                |                |                |
| 64QAM symbol        | $(p_1, d_1, d_2, q_a, d_3, d_4)$ |                |                       | $(p_5, d_5, d_6, q_b, d_7, d_8)$                          |                |                |                |                |

Table 2: Puncturing and Mapping for Rate 4/6 64QAM

If the parity bits, p and q, are mapped on the most protected positions in each dimension, the six parity q bits (N/4) can be mapped two in a symbol in the last three (N/8) 64QAM symbols. This means that once half (4N/8) of the 24 information bits are received, the transmitter process can start, reducing the transmitter delay to 50%. This process is illustrated in Table 3. This transmitter delay could be reduced even further at the cost of a small reduction in performance. If the parity bits q are mapped together, six per symbol, they can be transmitted in N/24 symbols, that is in the last QAM symbol. This in effect translates into a transmitter delay of only N/6 bits or approximately 17%.

| Time index | Information bit            | Parity <i>p</i>         | Parity q      | 64QAM symbol                                                                                           |
|------------|----------------------------|-------------------------|---------------|--------------------------------------------------------------------------------------------------------|
| 1          | d1                         | n1                      |               |                                                                                                        |
| 2          | d1<br>d2                   | pi                      | -             | _                                                                                                      |
| 3          | d2<br>d3                   | -                       | -             | _                                                                                                      |
| 1          | d3                         | -                       | -             | _                                                                                                      |
|            | d5                         |                         | -             | _                                                                                                      |
| 6          | d5                         | p5                      |               |                                                                                                        |
| 7          | d0<br>d7                   | -                       | -             | _                                                                                                      |
| 8          | d8                         | -                       | -             | _                                                                                                      |
| 9          | d0                         | -<br>n0                 | -             | _                                                                                                      |
| 10         | d10                        | p                       | -             | _                                                                                                      |
| 10         | d10                        | -                       | -             | _                                                                                                      |
| 11         | d11<br>d12                 | -                       | -             | _                                                                                                      |
| 12         | d12                        |                         | -             | $(\mathbf{p} \mathbf{d} \mathbf{d} \mathbf{p} \mathbf{d} \mathbf{d})$                                  |
| 13         | d14                        | p15                     | -             | $(p_1, u_1, u_2, p_5, u_3, u_4)$                                                                       |
| 14         | d14                        | =                       | -             | -                                                                                                      |
| 15         | d16                        | =                       | -             | -                                                                                                      |
| 10         | d10                        | -<br>n17                | -             | $(\mathbf{p} \mathbf{d} \mathbf{d} \mathbf{p} \mathbf{d} \mathbf{d})$                                  |
| 17         | d19                        | p17                     | -             | $(p_9, u_5, u_6, p_{13}, u_7, u_8)$                                                                    |
| 10         | d10                        | =                       | -             | -                                                                                                      |
| 19         | 420                        | -                       | -             |                                                                                                        |
| 20         | d20                        | -<br>n21                | -             | $(\mathbf{p} \mathbf{d} \mathbf{d} \mathbf{p} \mathbf{d} \mathbf{d})$                                  |
| 21         | d21                        | p21                     | -             | $(p_{17}, a_9, a_{10}, p_{21}, a_{11}, a_{12})$                                                        |
| 22         | d22                        | -                       | -             |                                                                                                        |
| 23         | d25                        | -                       | -             |                                                                                                        |
| 24         |                            | -                       | -             |                                                                                                        |
| 25         | All SIX <b>q</b> bits call | now be computed at a ve | ry last speed | $(\mathbf{q}_{a}, \mathbf{u}_{13}, \mathbf{u}_{14}, \mathbf{q}_{b}, \mathbf{u}_{15}, \mathbf{u}_{16})$ |
| 20         | -                          | -                       |               |                                                                                                        |
| 21         | -                          | -                       |               |                                                                                                        |
| 28         | -                          | -                       |               |                                                                                                        |
| 29         | -                          | -                       |               | $(\mathbf{q}_{c}, \mathbf{a}_{17}, \mathbf{a}_{18}, \mathbf{q}_{d}, \mathbf{a}_{19}, \mathbf{a}_{20})$ |
| 30         | -                          | -                       |               | -                                                                                                      |
| 31         | -                          | -                       |               | 4                                                                                                      |
| 32         | -                          | -                       |               |                                                                                                        |
| 33         | -                          | -                       |               | $(q_e, d_{21}, d_{22}, q_f, d_{23}, d_{24})$                                                           |
| 34         | -                          | -                       |               | 4                                                                                                      |
| 35         | -                          | -                       |               |                                                                                                        |
| 36         |                            | -                       |               |                                                                                                        |

Table 3: Transmitter Delay for Rate 4/6 64QAM

#### 5.3.2 Rate 12/14 16384QAM

For a 12/14 coding rate, let's assume that a block of N information bits is used. The information bits are encoded at the same time they are available to produce N/12 parity p bits after puncturing. These bits are produced at the same time as the information bits are received. After all information bits are received, the interleaved data is re-encoded again to produce N/12 parity q bits. The N+N/12+N/12 = 7N/6 coded bits are mapped 14 at a time in a 16384QAM symbol.

If the parity bits, p and q, are mapped on the most protected positions in each dimension, the N/12 parity q bits can be mapped two in a symbol in the last (N/24) 16384QAM symbols. This means that the transmitter process can start exactly after 6N/24 = N/2 bits are received from the source reducing the transmitter delay again to 50%.

As in the previous example, the transmitter delay could be reduced even further at the cost of a small reduction in performance. If the parity bits q are mapped together, 14 per symbol, they can be transmitted in the last N/(12\*14) symbols. This in effect translates to a transmitter delay of only 12N/168 = N/14 bits or approximately 7%.

Figure 9 shows some simulation results for the Rate 4/6 64QAM case with a block of 10400 bits using an S-type interleaver. The case using the mapping of the information bits in the most protected position achieves better performance than the case using the mapping the parity bit is placed in the most protected position for BER higher than  $10^{-8}$ .



Figure 9: Simulation results

Simulation results are shown in Table 4 for different constellation sizes. The required  $E_b/N_0$  represents the minimum  $E_b/N_0$  to achieve a BER of  $10^{-7}$ . It is clear that, function of the interleaver size, the performance of turbo codes is between 0.8 and 2.5 dB from capacity.

| Spectral efficiency | Coding Rate | Modulation | Interleaver size | Required E <sub>b</sub> /N <sub>0</sub><br>[dB] | QAM bound<br>[dB] |
|---------------------|-------------|------------|------------------|-------------------------------------------------|-------------------|
| 2                   | 1/2         | 16QAM      | 2,048            | 4.2                                             | 2.1               |
| 2                   | 1/2         | 16QAM      | 32,768           | 2.9                                             | 2.1               |
| 3                   | 3/4         | 16QAM      | 4,098            | 5.8                                             | 4.6               |
| 4                   | 4/6         | 64QAM      | 4,096            | 8.3                                             | 6.6               |
| 5                   | 5/8         | 256QAM     | 5,120            | 11.8                                            | 9.0               |
| 6                   | 6/8         | 256QAM     | 6,144            | 14.2                                            | 11.7              |

 Table 4: Performance Results

## 6. Conclusion

This paper presented the advantages of using turbo codes in modern communication systems. This information is provided to the committee to show that turbo codes can considerably improve the performance and hence they are very successful in the standard community. It is proposed that, for G.992.1.bis, G.992.2.bis and G.vdsl recommendations, the use of Turbo Codes in the transmitter to be mandatory and allow the receiver to select this option in G.hs. The reason to include this in the standard is to allow manufacturer interoperability and provide improvements over Trellis Codification Modulation.

## 7. Summary

We recommend that G.992.1.bis and G.992.2.bis use Turbo Codes to reach longer loops or increase the throughput of the system.

- 1. Agenda Item: G.992.1.bis issue 4.2, G.992.2.bis issue 1.4 and G.vdsl issue 11.17.
- 2. Expectations: The committee accepts the baseline text described in this paper.

## 8. <u>References</u>

- [1] S. Ten Brink, "Rate one-half code for approaching the Shannon limit by 0.1 dB" Electronics Letters, Vol.36 No.15, pp 1293-1294, July 2000.
- [2] C. Berrou, A. Glavieux and P. Thitimajshima, "Near Shannon limit error-correcting coding and decoding: turbo-codes", ICC 1993, Geneva, Switzerland, pp.1064-1070, May 1993.
- [3] S. A. Barbulescu, W. Farrell, P. Gray, and M. Rice, "Bandwidth Efficient Turbo Coding for High Speed Mobile Satellite Communications", in *Proc. International Symposium on Turbo Codes and Related Topics*, (Brest, France), pp 119-126, Sep. 1997.
- [4] H. Feldman and D.V. Ramana, "An Introduction to Inmarsat's New Mobile Multimedia Service", *The Sixth International Mobile Satellite Conference*, Ottawa, pp.226-229, June 1999.
- [5] E. Trachtman and T. Hart, "Research elements Leading to the Development of Inmarsat's New Mobile Multimedia Services", *The Sixth International Mobile Satellite Conference*, Ottawa, pp.209-212, June 1999.
- [6] J. Broughton, J. Nemes, "Multimedia Services for Aeronautical Mobile Satellite Applications", *The Sixth Int. Mobile Satellite Conference*, Ottawa, pp.1-4, June 1999.

- [7] S. A. Barbulescu, R. Chang and S. Yaghmour, "Turbo Codec QPSK Modem for INTELSAT Digital Services", *The 2nd International Symposium on Turbo Codes*, Brest, France, pp.487-490, Sep. 2000.
- [8] A. Worm, P. Hoeher and N. When, "Turbo-decoding without SNR Estimation", *IEEE Communications Letter*, Vol.4, No.6, June 2000.
- [9] S. A. Barbulescu and J. Beutefuer, "Practical Delay Reduction Techniques", SITA'99, Japan
- [10] L. R. Bahl, J. Cocke, F. Jelinek and J. Raviv, "Optimal decoding of linear codes for minimizing symbol rate", *IEEE Transactions on Information Theory*, Vol.IT-20, pp.284-287, March 1974.
- [11] C. Valadon, Y. Rosmansyah, R. Tafazolli and B. G. Evans, "The SWAID Project: Deriving Powerful Modulation and Coding Schemes for Future Satellite Multimedia Systems", *The Sixth Int. Mobile Satellite Conference*, Ottawa, pp.262-267, June 1999.
- [12] J. Vogt, K. Koora, A. Finger and G. Fettweis, "Comparison of Different Turbo Decoder Realizations for IMT-2000", GLOBECOM'99, pp.2704-2708, Dec. 1999.
- [13] G. Park, S. Yoon, C. Kang and D.Hong, "An Implementation Method of a Turbo-code Decoder using a Block-wise MAP algorithm", VTC, Boston, Sep. 2000.
- [14] A. Raghupathy and K. J. Ray Liu, "VLSI Implementation Considerations for Turbo Decoding using a Low Latency Log-MAP", *International Conference of Consumer Electronics*, JJ, USA, pp. 182-183, June 1999.
- [15] G. Masera, G. Piccinini, M. R. Roch and M. Zamboni, "VLSI Architectures for Turbo Codes", IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol.7, No.3, pp.369-379, Sep. 1999.
- [16] F. Viglione, G. Masera, G. Piccinini, M. R. Roch and M. Zamboni, "A 50 Mbit/s Iterative Turbo Decoder", Design, Automation and Test in Europe Conference and Exhibition 2000, pp. 176-180, June 2000.
- [17] K. Gracie, S. Crozier and A. Hunt, "Performance of a Low-Complexity Turbo Decoder with a Simple Early Stopping Criterion Implemented on a SHARC Processor", *The Sixth Int. Mobile Satellite Conference*, Ottawa, pp.281-286, June 1999.
- [18] "Ultra-Fast Turbo and Viterbi Decoders for PCs", CD-ROM available from the Communications Research Centre, Ottawa, Ontario, Canada, 1998 (<u>http://www.crc.ca/fec</u>).
- [19] Comatlas. CAS 5093 40 Mb/s turbo code codec. Rev 4.1. May 1995.
- [20] M. Jezequel, C. Berrou, J. R. Inisan and Y. Sichez, "Test of Turbo encoder/decoder", *Turbo Coding Seminar*, Lund, Sweden, pp.35-41, Aug. 1996.
- [21] P. Mannion, "Satellite Systems Gear Up To Meet The Challenges Of Global Networks", http://www.elecdesign.com/magazine/2000
- [22] M. C. Valenti, "Iterative Detection and Decoding for Wireless Communications", *PhD Dissertation*, Virginia Polytechnic Institute and State University, July 1999.
- [23] H-A. Loeliger, M. Helfenstein, F. Lustenberger and F. Tarkoy, "Probability Propagation and Decoding in Analog VLSI", *IEEE International Symposium on Information Theory*, Cambridge, MA, p. 146, Aug. 1998.
- [24] J. Hagenauer and M. Winklhofer, "The Analog Decoder", *IEEE International Symposium on Information Theory*, Cambridge, MA, p. 145, Aug. 1998.
- [25] F. Lustenberger, M. Helfenstein, H-A. Loeliger, F. Tarkoy and G. S. Moschytz, "An Analog VLSI Decoding Technique for Digital Codes", *IEEE International Symposium on Circuits and Systems*, pp. II-424-II-427, May 1999.
- [26] J Hagenauer, M. Moerz and E. Offer, "Analog Turbo-Networks in VLSI: The Next Step in Turbo Decoding and Equalization", *The 2nd International Symposium on Turbo Codes*, Brest, France, pp.209-218, Sep. 2000.
- [27] M. Moerz, T. Gabara, R. Yan and J. Hagenauer, "AnAnalog 0.25mm BiCMOS Tailbiting MAP Decoder", 2000 IEEE International Solid-State Circuits Conference, pp.356-357, Feb. 2000.
- [28] C. Berrou, C. Douillard, M. Jezequel, "Designing Turbo Codes for Low Error Rates", *IEE Workshop*, London, UK, Dec. 1999.
- [29] "TC1000 turbo encoder/decoder" data sheet from http://www.turboconcept.com
- [30] J. Vogt, J. Ertel and A. Finger, "Reducing Bit Width of Extrinsic Memory in Turbo Decoder Realizations", submitted to *Electronic Letters*, Aug. 2000.
- [31] S. A. Barbulescu, "Iterative Decoding of Turbo Codes and Other Concatenated Codes:, Ph.D. Dissertation, University of South Australia, pp. 23-24, 1996.
- [32] A. J. Viterbi, "An Intuitive Justification and a Simplified Implementation of the MAP Decoder for Convolutional Codes", *IEEE Journal on Selected Areas in Communications*, Vol.16, No.2, pp.260-264, Feb. 1998.

- [34] ETSI PR EN 301 790 "Digital video broadcasting (DVB): Interaction channel for satellite distribution systems", V1.1.1, Apr. 2000.
- [35] C. Douillard, M. Jezequel, C. Berrou, C. Douillard and N. Brengarth, "The Turbo Code Standard for DVB-RCS", *The* 2nd International Symposium on Turbo Codes, Brest, France, pp.535-538, Sep. 2000.
- [36] ETSI EN 300 421, "Digital Video Broadcasting (DVB): Framing Structure, Channel Coding and Modulation for 11/12 GHz satellite services", V1.1.2, Aug. 1997.

<sup>[33] &</sup>lt;u>http://sworld.com.au</u>.

- [37] ETSI EN 301 210, "Digital Video Broadcasting (DVB): Framing Structure, Channel Coding and Modulation for Digital Satellite News Gathering (DSNG) and other contribution applications by satellite", V1.1.1, Mar. 1999.
- [38] A. Morello and V. Mignone, "The Potential of Turbo Codes Applied to Satellite Television Broadcasting and Contribution Services", *The 2nd International Symposium on Turbo Codes*, Brest, France, pp.519-522, Sep. 2000.
- [39] D. Divsalar and F. Pollara, "Multiple Turbo Codes for Deep-Space Communications", JPL TDA Progress Report 42-121, JPL, Pasadena, USA, pp.66-76, May 1995.
- [40] R. Garello, R. Maggiora, G. Montosi, P. Coccia, S. Benedetto and A.Serra, "DSP implementation of turbo decoders for Satellite communications:, Sixth International Workshop on Digital Signal Processing Techniques for Space Applications, Noordwijk, The Netherlands, Sep. 1998.
- [41] G. P. Calzolari, E. Vassallo, S. Benedetto and G. Montorsi, "More Performant Codes for Deep-Space Missions: The Turbo Codes Option", pp. 3602-3607, Code: 0-7803-4984-9/98/\$10.00@1998 IEEE.
- [42] Consultative Committee for Space Data Systems, "Recommendation for Space and Data Systems Standard: Telemetry Channel Coding", CCSDS 101.0-B-4 Blue Book, May 1999.
- [43] <u>http://www.ccsds.org</u>
- [44] C. D. Edwards, C. T. Stelzried, L. J. Deutsch and L. Swanson, "NASA's Deep-Space Telecommunications Road Map", *TMO Progress Report 42-136*, JPL, Pasadena, Ca. USA, pp. 1-20, Feb. 1999.
- [45] P. Jung, M. Nasshan and J. Blanz, "Application of Turbo Codes to a CDDMA mobile radio system using joint detection and antenna diversity", *IEEE Vehicular Technology Conference*, Stockholm, Sweden, pp.770-774, 1994.
- [46] P.Jung and M. Nasshan, "Designing Turbo codes for Speech Transmission in Digital Mobile Radio Systems", *IEEE International Conference on Telecommunications*, Bali, Indonesia, April 1995.
- [47] P. Chaudhury, W. Mohr and S. Onoe, "The 3GPP Proposal for IMT-2000", *IEEE Communications Magazine*, vol. 37, no. 12, pp.72-81, Dec. 1999.
- [48] http://www.3gpp.org, "Multiplexing and channel coding: TS 25.212".
- [49] ETSI TS 125 212, "Universal Mobile Telecommunications Systems (UMTS); Multiplexing and Channel Coding (FDD)", V3.2.0, March 2000.
- [50] L. L. McPheters, S. W. McLaughlin and E. C. Hirsch, 'Turbo Codes for PR4 and EPR4 Magnetic Recording', The 32<sup>nd</sup> Asilomar Conference on Signals, Systems & Computers, pp.1778-1782, 1998.
- [51] W. E. Ryan, "Performance of High Rate Turbo Codes on a PR4-Equalized Magnetic Recording Channel", 1998 *International Conference on Communications*, pp.947-951, June 1998.
- [52] T. Sovigner, A. Friedmann, M. Oeberg, P. Siegel, R. E. Swanson and J. K. Wolf, "Turbo Codes for PR4: Parallel versus Serial Concatenation", *1999 International Conference on Communications*, Vancouver, Canada, pp.1638-1642, June 1999.
- [53] A. Ghrayeb and W. E. Ryan, "Concatenated Coding and Iterative SOVA Decoding with PR4 Signaling", 2000 *International Conference on Communications*, pp.597-601, June 2000.
- [54] B. K. Yi and R. Pickholtz, "A Novel DAB Technique Using Code Combining, Packet Combining and Iterative Decoding (Turbo Code)", *Proceedings of GLOBECOM*'99, pp.2607-2614, Dec. 1999.
- [55] ITU-T Recommendation G.992.1, "Asymmetric Digital Subscriber Line (ADSL) transceivers", June 1999.
- [56] P. Duvaut, M. Sorbara, M. Delvaux and M. Eyvazkhani, "G.gen: Block Product Codes for G.dmt.bis and G.lite.bis", T1E1.4 meeting in Huntsville, Canada, Aug. 2000.
- [57] W. Matsumoto, Y. MiYata and M. Narikawa, "G.gen: Performance evaluation of proposed TTCM (PCCC) with R-S code and without R-S code", T1E1.4 meeting in Huntsville, Canada, Aug. 2000.
- [58] H. R. Sadjadpour, R. Sonalkar and G. Jin "Proposal on using Multi-Tone Turbo Trellis Coded Modulation", T1E1.4 meeting in Napa, CA, Oct. 2000.
- [59] VoCAL Technologies Ltd., "G.gen:Results of the requirements requested in the Coding Ad hoc report (BA-108R1) for the proposed Turbo Codes for ADSL modems by VoCAL Technologies Ltd in BA-020R1", Huntsville, Canada, Aug. 2000.
- [60]S. A. Barbulescu, J. A. Torres, F. Hirzel and V. Demjanenko, "G.gen: Text to include a Turbo Encoder as mandatory in the transmitter for G.992.1.bis and G.992.2.bis following the proposal given in BA-020R1 and HC-073", T1E1.4 meeting in Bangalore, India, Oct. 2000.
- [61] S. Benedetto and G. Montorsi, "Versatile Bandwidth-efficient Parallel and Serial Turbo-Trellis-Coded Modulation", *The 2nd International Symposium on Turbo Codes*, Brest, France, pp.201-208, Sep. 2000.
- [62] S. A. Barbulescu and S. S. Pietrobon, "Turbo Codes: A Tutorial on a New Class of Poerful Error Correcting Coding Schemes", *Journal of Electrical and Electronics Engineering, Australia*, Vol.19, No.3, pp.129-152, Sep. 1999.
- [63] L. Zhang and A. Yongacoglu, "Turbo Coding in ADSL DMT Systems", *The 2nd International Symposium on Turbo Codes*, Brest, France, pp.157-160, Sep. 2000.
- [64] P. Antoine, "Parallel Concatenated Trellis Coded Modulation with Automatic Repeat Request for ADSL Applications", *IEEE International Conference on Telecommunications*, pp.1075-1079, June 2000.
- [65] D. V. Bruyssel, "G.gen: A Hybrid PCTCM-ARQ Error Correction Scheme", T1E1.4 meeting in Huntsville, Canada, Aug. 2000.